No. of Printed Pages: 2

**BICS-022** 

## B.Tech. - VIEP - COMPUTER SCIENCE AND ENGINEERING (BTCSVI)

## Term-End Examination June, 2015

00589

## **BICS-022: COMPUTER ARCHITECTURE**

| Tir | ne : 3 i                           | hours Maximum Marks                                                                                            | Maximum Marks: 70 |  |  |  |  |
|-----|------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------|--|--|--|--|
| No  | Note: Attempt any seven questions. |                                                                                                                |                   |  |  |  |  |
| 1.  | (a)                                | Discuss the difference between tightly coupled multi-processor and loosely coupled multi-processor.            | 5                 |  |  |  |  |
|     | (b)                                | How many switch points are there in a cross-bar switch network that connects p processors to m memory modules? | 5                 |  |  |  |  |
| 2.  | Expl                               | ain the pipeline scheduling in detail.                                                                         | 10                |  |  |  |  |
| 3.  | Expl                               | ain the following:                                                                                             | 10                |  |  |  |  |
|     | (a)                                | SISD                                                                                                           |                   |  |  |  |  |
|     | ( <b>b</b> )                       | SIMD                                                                                                           |                   |  |  |  |  |
|     | (c)                                | MISD                                                                                                           |                   |  |  |  |  |
|     | ( <b>d</b> )                       | MIMD                                                                                                           |                   |  |  |  |  |
| 4.  |                                    | w and discuss the pipelined execution of tasks a superscalar and VLIW processor. Make                          |                   |  |  |  |  |

necessary assumptions of your choice.

10

| 5.  | (a)                                                                                                       | Discuss the utility of RISC and CISC Architecture by comparing their various features.                            | 5          |  |  |
|-----|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------------|--|--|
|     | (b)                                                                                                       | What is hit ratio? Discuss any method to                                                                          | 5          |  |  |
| 6.  | vario                                                                                                     | uss the relative merits and demerits of<br>us laws for measuring speed-up performance<br>rallel computer systems. | !0         |  |  |
| 7.  | (a)                                                                                                       | Why is the data transfer slow in RAID level scheme?                                                               | 5          |  |  |
|     | (b)                                                                                                       | Explain the daisy chain method used in bus arbitration.                                                           | 5          |  |  |
| 8.  | Explain the following with respect to Memory Multi-processors: $3+3+4$                                    |                                                                                                                   |            |  |  |
|     | (a)<br>(b)<br>(c)                                                                                         | UMA Model NUMA Model COMA Model                                                                                   |            |  |  |
| 9.  | Explain the concept of overlapping register window in the SPARC architecture, with the help of a diagram. |                                                                                                                   |            |  |  |
| 10. | Write follow (a) (b)                                                                                      |                                                                                                                   | ! <b>0</b> |  |  |
|     | (c)                                                                                                       | Memory Addressing                                                                                                 |            |  |  |

1,000