

Time: 3 hours

No. of Printed Pages: 2

**BICS-025** 

Maximum Marks · 70

## B.Tech. - VIEP - COMPUTER SCIENCE AND ENGINEERING (BTCSVI)

## Term-End Examination December, 2015

## BICS-025 : ADVANCED COMPUTER ARCHITECTURE

| No | <b>Note:</b> Answer any <b>seven</b> questions. All questions carry equal marks.                                        |    |  |  |  |
|----|-------------------------------------------------------------------------------------------------------------------------|----|--|--|--|
| 1. | Explain various types of interconnection networks.                                                                      | 10 |  |  |  |
| 2. | Explain various types of array and associative processors.                                                              | 10 |  |  |  |
| 3. | Explain the design of various types of pipelines.                                                                       |    |  |  |  |
| 4. | Explain loosely and tightly coupled microprocessors.                                                                    | 10 |  |  |  |
| 5. | What is the purpose of pipelines? Briefly describe about the instruction pre-fetching and branch handling in pipelines. |    |  |  |  |
|    | •                                                                                                                       |    |  |  |  |

| 6.  | Explain SIMD Matrix Multiple                                   | ication, with an    |
|-----|----------------------------------------------------------------|---------------------|
|     | example.                                                       | 10                  |
| 7.  | (a) Explain auxiliary memory                                   | with examples. 5    |
|     | (b) Describe the computer inst                                 | truction formats. 5 |
| 8.  | What are the applications of par<br>How is this mechanism used | <del>-</del>        |
|     | performance of a computer system                               | m? 10               |
| 9.  | (a) Explain the hardware imp                                   | plementation and    |
|     | flow chart for Booth's Algo                                    | rithm. 5            |
|     | (b) What is a parity bit ? H detecting errors ? Explanation    | in both for even    |
|     | and odd parity bits.                                           | 5                   |
| 10. | Explain array computers and                                    | d multiprocessor    |
|     | systems, with their areas of appl                              | ication. 10         |