## DIPLOMA - VIEP (DECVI)

## Term-End Examination

## December, 2013

**BIEL-036: MICROPROCESSOR** 

| Time: 2 hours |            |                                                                                       |                            |              | Maximum Marks: /U    |  |  |
|---------------|------------|---------------------------------------------------------------------------------------|----------------------------|--------------|----------------------|--|--|
| Not           |            | Questio<br>est.                                                                       | n No.1 is c <b>ompul</b> s | sory.        | Answer any four from |  |  |
| 1.            | (a)        | In 8085 micro processor the first machine cycle of every instruction is cycle. 2x7=14 |                            |              |                      |  |  |
|               |            | (i)                                                                                   |                            | (ii)         | Memory Write         |  |  |
|               |            | (iii)                                                                                 | Op Code Fetch              |              | -                    |  |  |
|               | (b)        | All interrupts are sampled during clock cycle of an instruction                       |                            |              |                      |  |  |
|               |            | cycle                                                                                 |                            | <b>(**</b> ) | T1 .                 |  |  |
|               |            | ` '                                                                                   | Last                       |              | First                |  |  |
|               | <i>(</i> ) | . ,                                                                                   | Last but one               | • /          |                      |  |  |
|               | (c)        | follo                                                                                 | an access the<br>:         |              |                      |  |  |
|               |            | (i)                                                                                   | 64 kByte                   | (ii)         | 64 MByte             |  |  |
|               |            | (iii)                                                                                 | 256 kByte                  | (iv)         | 256 Byte             |  |  |
|               | (d)        | The content of Accumulator in 8085 after the execution of XRA, A instruction is :     |                            |              |                      |  |  |
|               |            | (i)                                                                                   | 1                          |              |                      |  |  |
|               |            | (ii)                                                                                  | 0                          |              |                      |  |  |
|               |            |                                                                                       | No change                  |              |                      |  |  |
|               |            | , ,                                                                                   | can not be pred            | icted        |                      |  |  |

|    | (e)                                                                                                    | STACK in 8085 is used as                                   |                     |      |         |  |  |  |  |
|----|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------|---------------------|------|---------|--|--|--|--|
|    |                                                                                                        | memory.                                                    |                     |      |         |  |  |  |  |
|    |                                                                                                        | (i)                                                        | FIFO                |      |         |  |  |  |  |
|    |                                                                                                        | (ii)                                                       |                     |      |         |  |  |  |  |
|    |                                                                                                        |                                                            | (iii) Random Access |      |         |  |  |  |  |
|    |                                                                                                        | (iv) None of the above                                     |                     |      |         |  |  |  |  |
|    | (f)                                                                                                    | Which one of the following is a software                   |                     |      |         |  |  |  |  |
|    |                                                                                                        | interrupt?                                                 |                     |      |         |  |  |  |  |
|    |                                                                                                        | (i)                                                        | RST 5.5             | (ii) |         |  |  |  |  |
|    |                                                                                                        | (iii)                                                      |                     | (iv) |         |  |  |  |  |
|    | (g)                                                                                                    | After RESET 8086 microprocessor will start                 |                     |      |         |  |  |  |  |
|    |                                                                                                        | fetching the instruction from the memory address:          |                     |      |         |  |  |  |  |
|    |                                                                                                        | (i)                                                        | 00000H              | (ii) | 0000 FH |  |  |  |  |
|    |                                                                                                        | (iii)                                                      | FFFFFH              | ` '  | FFFFOH  |  |  |  |  |
| 2. | (a)                                                                                                    | Compare the memory mapped I/O and                          |                     |      |         |  |  |  |  |
|    |                                                                                                        | I/O mapped I/O scheme used for I/O                         |                     |      |         |  |  |  |  |
|    | /I_)                                                                                                   | addressing.                                                |                     |      |         |  |  |  |  |
|    | (b)                                                                                                    | Discuss the INTR interrupt of 8085.                        |                     |      |         |  |  |  |  |
| 3. | (a)                                                                                                    | veen :                                                     | 8                   |      |         |  |  |  |  |
|    |                                                                                                        | (i)<br>(ii)                                                | HLT and HOI         |      |         |  |  |  |  |
|    | <i>a</i> >                                                                                             | OUT signal                                                 | 6                   |      |         |  |  |  |  |
|    | (b)                                                                                                    | Discuss the concept of WAIT states in 8085 microprocessor. |                     |      |         |  |  |  |  |
| 4. | Write a program to store in ten 8-bit numbers                                                          |                                                            |                     |      |         |  |  |  |  |
|    | stored starting from memory location 2100H. Add                                                        |                                                            |                     |      |         |  |  |  |  |
|    |                                                                                                        | the numbers and store the results at 3500H                 |                     |      |         |  |  |  |  |
|    |                                                                                                        | memory location and carry at 3501H. Draw the               |                     |      |         |  |  |  |  |
|    | flow chart also.                                                                                       |                                                            |                     |      |         |  |  |  |  |
| 5. | Write a program in assembly language to display                                                        |                                                            |                     |      |         |  |  |  |  |
|    | Write a program in assembly language to display even digits 0, 2, 4, 6, 8 and then odd digits 1, 3, 5, |                                                            |                     |      |         |  |  |  |  |
|    |                                                                                                        | 7, 9 for 1 seconds repeatedly in seven segment             |                     |      |         |  |  |  |  |
|    | display interface with 8085 microprocessor.                                                            |                                                            |                     |      |         |  |  |  |  |

- 6. Draw the timing diagram for the execution of instruction OUT (82) H. Show all the relevant informations on timing diagram.

  Instruction is stored at (2200) H memory on wards with Accumulator content = (FF)H
- 7. (a) Discuss the three control Flags of 8086. 4
  (b) Draw the Architecture of 8086 10
  microprocessor. Discuss the functions
  performed by various blocks such as BIU,
  EU etc.
- 8. Write short notes on any two of the followings:
  - (a) Mode 2 of 8255 (PPI) 7x2=14
  - (b) Rate generator mode of 8253
  - (c) Pipelining in 8086 microprocessor