No. of Printed Pages : 4

## BIEL-025

## B.Tech. in Electronics and Communication Engineering (BTECVI)

**Term-End Examination** 

December, 2013

## BIEL-025 : ADVANCE MICROPROCESSOR AND ARCHITECTURE

Time : 3 hours

£ .....

018

Maximum Marks : 70

| Note : | (i)   | Attempt <b>any seven</b> questions.                     |
|--------|-------|---------------------------------------------------------|
|        | (ii)  | All questions carry equal marks.                        |
|        | (iii) | Use of <i>Scientific</i> calculator is <i>allowed</i> . |

1. The output of four registers  $R_0, R_1, R_2$  and  $R_3$  are connected through 4-to-1 line multiplexers to the input of fifth register,  $R_5$ . Each resister is eight bits long. The required are dictated by four timing variables to  $T_0$  through  $T_3$  as follows :

|                |   | <u> </u>                 |
|----------------|---|--------------------------|
| T <sub>0</sub> | : | $R_5 \leftarrow R_0$     |
| $T_1$          | : | $R_5 \leftarrow R_1$     |
| $T_2$          | : | $R_5 \leftarrow R_2$     |
| $T_3$          | : | $R_{5} \leftarrow R_{3}$ |

The timing variables are mutually exclusive which means that only one variable is equal to 1 at any given time, while other three are equal to 0. Draw a block diagram showing the hardware implementations of register transfers, include the connections necessary from four timing variables to selection inputs of the multiplexers and to load input of register,  $R_5^c$ .

- Write the difference between a microprocessor 10 and a micro-program ? Is it possible to design a microprocessor with a micro-program ? Are all micro programmed computers also microprocessors ?
- 3. Why the theoretical treatment of parallolism is 10 needed ? Explain Data and Resource Dependencies ?
- **4.** Explain Instruction-Set Architecture. Also give **10** characteristics of CISC and RISC Architecture.
- 5. Explain the structure and operational **10** requirements of the instruction pipelines used in superscalar processors. Comment on the cycles per instruction expected from this architecture.
- Explain the inclusion property and memory 10 coherence requirements in a multi level memory hierarchy. Distinguish between write through and write back policies in maintaining the coherence in adjacent levels.
- Explain the following terms associated with 10 cache and memory architecture.
  - (a) Low order memory interleaving.
  - (b) Physical address cache versus virtual address cache.
  - (c) Atomic versus non atomic memory access.
  - (d) Memory bandwidth and fault tolerance.

**BIEL-025** 

- 8. Explain the concept of virtual memory. Also **10** explain the virtual memory models. What are the memory replacement policies ?
- 9. Consider the execution of a program of 15,000 10 instructions by a linear pipeline processor with a clock rate of 25 MHz. Assume that instruction pipeline has five stages and that one instruction is issued per clock cycle. The penalties due to branch instructions and out of sequence executions are ignored.
  - (a) Calculate the speed up factor in using this pipeline to execute the program as compared with the use of an equivalent non pipelined processor with an equal amount of flow through delay.
  - (b) What are the efficiency and throughput of this pipelined processor ?
- **10.** Consider the following reservation table for a **10** four-stage pipeline with a clock cycle c = 20 ns.

|                | 1 | 2 | 3 | 4 | 5 | 6 |
|----------------|---|---|---|---|---|---|
| $S_1$          | Х |   |   |   |   | Х |
| S <sub>2</sub> |   | X |   | X |   |   |
| $S_3$          |   |   | X |   |   |   |
| $S_4$          |   |   |   | X | X |   |

- (a) What are the forbidden latencies and the initial collision vector ?
- (b) Draw the state transition diagrams for scheduling one pipeline.

## BIEL-025

(c) Determine the MAL associated with the shortest greedy cycles. Determine the pipeline throughput corresponding to the MAL and given C. Determine the lower bound on the MaL for this pipeline. Have you obtain the optimal latency from the above state diagram ?